## II B. Tech II Semester Regular Examinations, April - 2018 SWITCHING THEORY AND LOGIC DESIGN

(Electrical and Electronics Engineering)

Time: 3 hours Max. Marks: 70 Note: 1. Question Paper consists of two parts (Part-A and Part-B) 2. Answer **ALL** the question in **Part-A** 3. Answer any **FOUR** Questions from **Part-B** PART -A 1. a) What are the three methods of obtaining the 2's complement of a given binary (3M)number? (3M) b) What do you mean by K-map? Name it advantages and disadvantages. (2M)Distinguish between a half-adder and a full-adder? d) What is a PLD? What is the principal advantage of a PLD? (2M) (2M)Draw the state diagram of modulo-4 up/down counter. f) By how many models are synchronous sequential circuits represented? Name (2M)them. PART-B 2. a) Find the 12-bit 1's complement form of the following decimal numbers. (7M)i) -97 ii) -224 iii) -205.75 iv) -29.375 b) Without reducing, implement the following expressions in AOI logic and then (7M)convert them into NAND logic and NOR logic A + BC + (A + B'C) + Dii) A + B'C + (B + C)' + B'C'i) 3. a) Obtain the minimal expression using the tabular method (7M) $F = \pi M (6, 7, 8, 9). d (10, 11, 12, 13, 14, 15)$ b) Simplify the following Boolean expression. (7M) $T(x, y, z) = (x + y) \{ [x'(y' + z')]' \} + x'y' + x'z'$  $X(A, B, C, D) = A^{1}B^{1}C^{1} + (A+B+C^{1})^{1} + A^{1}B^{1}C^{1}D$ 4. a) Draw the logic diagram of a 2 to 4 line decoder using NOR gates including an (7M) enable input. b) Give circuit implementation of 4 Bit Ripple adder and Ripple Adder/Subtractor (7M)using ones and twos complement method. 5. a) Design an arithmetic circuit that adds 2 binary digits. The circuit should have 2 (7M)outputs, one for the sum and the other for the carry. Implement the same in a b) Show how the PLA circuit can be programmed to implement the binary to gray (7M)conversion. 6. a) Draw the schematic circuit of a D flip flop with negative edge triggering using (7M)NAND gates. Give its truth table and explain its operation? b) What is a register? Discuss the applications of shift registers? (7M)7. a) With suitable example explain the Mealy and Moore models? (7M)(7M) b) Explain the terms state diagram and state table with suitable example.

## II B. Tech II Semester Regular Examinations, April - 2018

SWITCHING THEORY AND LOGIC DESIGN (Electrical and Electronics Engineering)

**R16** 

Time: 3 hours Max. Marks: 70 Note: 1. Question Paper consists of two parts (Part-A and Part-B) 2. Answer **ALL** the question in **Part-A** 3. Answer any **FOUR** Questions from **Part-B** PART -A Convert the following numbers with the given radix to decimal. (3M)i. 4433<sub>5</sub> ii. 1199<sub>12</sub> (3M)State and prove De Morgan's theorem. (2M) Define encoder? List out the applications of it? (2M)What are the advantages of PLDs over fixed function ICs? (2M)Explain the operation of a SR flip-flop? f) (2M) What is the mealy machine? **PART-B** Perform the subtraction using 1's complement and 2's complement methods. (7M)i) 11010 - 10000 ii)11010 - 1101 iii)100 - 110000 b) How are negative numbers represented? Represent signed numbers from +7 to (7M) -8 using different ways of representation. 3. a) Reduce using mapping the following expression and implement the real (7M)minimal expression in Universal logic.  $F = \sum m (0, 2, 4, 6, 7, 8, 10, 12, 13, 15)$ b) State and prove consensus theorem? Solve the given expression using (7M)consensus theorem.  $\overline{AB} + AC + \overline{BC} + \overline{BC} + AB$ (i)  $(A+B)(\overline{A}+C)(B+C)(\overline{A}+D)(B+D)$ (ii) 4. a) Perform the realization of half adder and full adder using decoders and logic (7M)b) Design a combinational logic to subtract one bit from the other. Draw the logic (7M)diagram using NAND and NOR Gates. 5. a) Discuss how PROM, EPROM and EEPROM technologies differ from each (7M) other. b) Implement the following multiple output functions using PROM (7M) $F_3 = \sum m (2, 3, 7, 8, 10)$  $F_1 = \sum m (0, 1, 4, 7, 12, 14, 15)$  $F_4 = \sum m (1, 3, 5)$  $F_2 = \sum m(1, 3, 6, 9, 12)$ 6. a) Draw the circuit diagram of a positive edge triggered JK flip flop and explain (7M)its operation with the help of a truth table? b) Convert a D flip flop into SR flip flop and JK flip flop? (7M)7. a) Draw the state diagram for multiplier and implement the corresponding state (7M)machine model. (7M) Explain the state minimization procedure with the help of example.

Code No: R1622023 (R16) (SET - 3

## II B. Tech II Semester Regular Examinations, April - 2018 SWITCHING THEORY AND LOGIC DESIGN

(Electrical and Electronics Engineering)

| Tir | ne: 3 | 3 hours (Electrical and Electronics Engineering)                                                                                                                                                     | Iax. Mark | ks: 70      |
|-----|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|-------------|
|     |       | Note: 1. Question Paper consists of two parts (Part-A and Part-B) 2. Answer ALL the question in Part-A 3. Answer any FOUR Questions from Part-B                                                      |           |             |
|     |       | <u>PART -A</u>                                                                                                                                                                                       |           |             |
| 1.  | a)    | Express the Decimal Digits 0-9 in 8 4 -2- 1.                                                                                                                                                         | (3N       | <b>(1</b> ) |
|     | b)    | Why is minimization of switching functions required?                                                                                                                                                 | (3N       | <b>(I)</b>  |
|     | c)    | Realize a single bit comparator?                                                                                                                                                                     | (2M       | 1)          |
|     | d)    | What are the advantages and disadvantages of using a PROM as a PLD?                                                                                                                                  | (2M       | <b>(1</b> ) |
|     | e)    | Draw and explain active low S-R latch.                                                                                                                                                               | (2M       | <b>(1</b> ) |
|     | f)    | What is the Moore machine?                                                                                                                                                                           | (2M       | <b>(1</b> ) |
|     |       | PART -B                                                                                                                                                                                              |           |             |
| 2.  | a)    | Convert the following to Decimal and then to octal                                                                                                                                                   | (7N       | <b>(1</b> ) |
|     | b)    | (a) $(125F)_{16}$ (b) $(101111111)_2$ (c) $(392)_{10}$ How do you convert a gray number to binary? Generate a 4-bit gray codirectly using the mirror image property?                                 | ode (7M   | 1)          |
| 3.  | a)    | What are the limitations of K-maps? Compare K-map and tabular methods minimization.                                                                                                                  | of (7M    | 1)          |
|     | b)    | Represent and draw the following Boolean function using minimum number basic gates. i) (AB + AB') (AB)'  ii) [(ABD(C + D + E)) + (A + DBC)'] (ABC + (CAD)')  iii)                                    | of (7M    | <b>(I</b> ) |
| 4.  | a)    | Realize the function $f(A,B,C,D) = \sum (1,2,5,8,10,14) + d (6,7,15)$ using<br>i) 8:1 MUX ii) 4:1 MUX                                                                                                | (7N       | 1)          |
|     | b)    | Design and draw the logic circuit diagram for full adder/subtractor. Let consider a control variable w and the designed circuit that functions as a dadder when w=0, as a full subtractor when w= 1. | •         | <b>(I)</b>  |
| 5.  | a)    | Design a PAL for the following logical functions.<br>Y1=AB+A'CB', Y2=AB'C+AB+AC', Y3=AB+BC+CA                                                                                                        | (7N       | 1)          |
|     | b)    | Design a combinational circuit using ROM. The circuit accepts a 3 bit num and generates an O/P binary number equal to square of input number.                                                        | ber (7N   | <b>(I</b> ) |
| 5.  | a)    | Explain the operation of 5-stage twisted ring counter with circuit diagram, st transition diagram and state table.                                                                                   | ate (7N   | 1)          |
|     | b)    | With suitable logic diagrams explain about Buffer register and Control buffer register?                                                                                                              | led (7M   | 1)          |
| 7.  | a)    | Discuss general model of Mealy sequential machine. How do you real sequential network with a ROM.                                                                                                    | ize (7N   | <b>(</b> 1) |
|     | b)    | Explain the following with examples:  i) Flow table  ii) State reduction                                                                                                                             | (7M       | <b>1</b> )  |
|     |       | 4 04                                                                                                                                                                                                 |           |             |

## II B. Tech II Semester Regular Examinations, April - 2018 SWITCHING THEORY AND LOGIC DESIGN

(Electrical and Electronics Engineering)

Time: 3 hours Max. Marks: 70 Note: 1. Question Paper consists of two parts (Part-A and Part-B) 2. Answer **ALL** the question in **Part-A** 3. Answer any **FOUR** Questions from **Part-B** PART -A 1. a) Why is hexadecimal code widely used in digital systems? List out the digits (3M)used to represent the hexadecimal codes? (3M)What is Quine-McClusky method? (2M)c) Why a multiplexer is called a data selector? Draw the 2x1 MUX. d) Draw the basic architecture of a PAL? (2M)e) What are the various methods used for triggering flip-flops? Explain with (2M)examples. (2M)Compare the Moore and Mealy machines? **PART-B** Subtract the following decimal numbers by the 9's and 10's complement (7M) methods. 274 - 86 ii) 93 - 615 iii) 574.6 - 297.7 iv) 376.3 - 765.6 i) b) What is the Hamming code? How is the Hamming code word tested and (7M) corrected? a) State and prove the following laws of Boolean algebra. (7M)i) Commutative ii) associative iii) distributive v) absorption iv) idempotence b) Reduce the following expression to the simplest possible POS and SOP forms. (7M) $F = \sum m (6,8,13,18,19,25,27,29,31) + d (2,3,11,15,17,24,28)$ Implement the following multiple output combinational logic circuit using a 4 (7M) line to 16 line decoder:  $F_1 = \sum m (0, 1, 4, 7, 12, 14, 15)$  $F_3 = \sum m (2, 3, 7, 8, 10)$  $F_2 = \sum m (1, 3, 6, 9, 12)$  $F_4 = \sum m (1, 3, 5)$ b) Discuss a few applications of multiplexers and distinguish between a (7M) multiplexer and a decoder. (7M)What is a PLD? Compare the three combinational PLDs? b) Design an Excess-3 to BCD code converter using a PLA? (7M)Draw the schematic circuit of an edge-triggered JK flip flop with active low (7M)preset and active low clear using NAND gates and explain its operation? b) Design a type-D counter that goes through states 0, 2, 4, 6, 0...... The (7M) undesired states must always go to a 0 on the next clock pulse. 1 of 2

SET - 4

7. a) For the machine given below find the equivalence partition and a (9M) corresponding reduced machine in standard form and also explain the procedure.

| PS | NS,Z<br>X=0 |      |
|----|-------------|------|
|    | X=0         | X=1  |
| A  | B, 0        | E, 0 |
| В  | E, 0        | D, 0 |
| С  | D, 1        | A, 0 |
| D  | C, 1        | E, 0 |
| E  | B, 0        | D, 0 |

b) What are the capabilities and limitations of finite state machines?

(5M)